Đề thi môn: ASSIGNMENT - 6
Số trang: 2
Loại file: pdf
Dung lượng: 321.12 KB
Lượt xem: 7
Lượt tải: 0
Xem trước 2 trang đầu tiên của tài liệu này:
Thông tin tài liệu:
1. Based on Section 7.9 (page 497/1003), express the differences in sequencing methodologies between Pentium 4 and Itanium 2.
Nội dung trích xuất từ tài liệu:
Đề thi môn: ASSIGNMENT - 6Thuan Xuan NguyenDepartment of Electronics and TelecommunicationsUniversity of Science, Ho Chi Minh CityVietnam National University, Ho Chi Minh CityTel: (+84) 906 834 817Email: thuannguyen.teaching@gmail.comSite: http://www.thuanxuannguyen.tk/ ASSIGNMENT #6 Edited: Wednesday, May 18th 2011Question 1, 6: use Vietnamese only1. Based on Section 7.9 (page 497/1003), express the differences in sequencing methodologies between Pentium 4 and Itanium 2.2. Consider the path in the following figure using flip-flops F1, F2, and F3. The flip-flops have a setup time of 100 ps and a clock-to-Q delay of 150 ps. There is no skew between the clocks Φ1a, Φ1b, Φ1c that all share the same start time. The departure time from each flop is D1 = D2 = D3 = 0. o What is the minimum cycle time at which the system operates correctly? o Suppose that Φ1a and Φ1b are in a common local clock domain, but Φ1c is in a different clock domain. What is the minimum cycle time of the system if o The local skew is 50 ps and the global skew is 140 ps? o The local skew is 25 ps and the global skew is 300 ps?3. For the path in Figure 3.1, determine which latches borrow time and if any setup time violations occur. Repeat for cycle times of 1200 and 800 ps. Assume there is zero clock skew and that the latch delays are accounted for in the propagation delay ∆’s. o ∆1 = 550 ps; ∆2 = 580 ps; ∆3 = 450 ps; ∆4 = 200 ps o ∆1 = 300 ps; ∆2 = 600 ps; ∆3 = 400 ps; ∆4 = 550 ps 1 Figure 3.14. Determine the minimum clock period at which the circuit in Figure 4.1 will operate correctly for each of the following logic delays. Assume there is zero clock skew and that the latch delays are accounted for in the propagation delay ∆’s. o ∆1 = 300 ps; ∆2 = 400 ps; ∆3 = 200 ps; ∆4 = 350 ps o ∆1 = 300 ps; ∆2 = 900 ps; ∆3 = 200 ps; ∆4 = 350 ps Figure 4.15. A synchronizer users a flip-flop with Ts = 54 ps and T0 = 21 ps. Assuming the input toggles at 10 MHz and the setup time is negligible, what is the minimum clock period for which the mean time between failures exceeds 100 years?6. Inferior Circuits, Inc., wants to sell you a perfect synchronizer that they clai m never produces a metastable output. The synchronizer consists of a regular flip-flop followed by a high-gain comparator that produces a high output for inputs above 0.25VDD and a low output for inputs below that point. The VP of marketing argues that even if the flip-flop enters metastability, its output will hover near VDD/2 so the synchronizer will produce a good high output after the comparator. Why wouldn’t you buy this synchronizer? 2
Nội dung trích xuất từ tài liệu:
Đề thi môn: ASSIGNMENT - 6Thuan Xuan NguyenDepartment of Electronics and TelecommunicationsUniversity of Science, Ho Chi Minh CityVietnam National University, Ho Chi Minh CityTel: (+84) 906 834 817Email: thuannguyen.teaching@gmail.comSite: http://www.thuanxuannguyen.tk/ ASSIGNMENT #6 Edited: Wednesday, May 18th 2011Question 1, 6: use Vietnamese only1. Based on Section 7.9 (page 497/1003), express the differences in sequencing methodologies between Pentium 4 and Itanium 2.2. Consider the path in the following figure using flip-flops F1, F2, and F3. The flip-flops have a setup time of 100 ps and a clock-to-Q delay of 150 ps. There is no skew between the clocks Φ1a, Φ1b, Φ1c that all share the same start time. The departure time from each flop is D1 = D2 = D3 = 0. o What is the minimum cycle time at which the system operates correctly? o Suppose that Φ1a and Φ1b are in a common local clock domain, but Φ1c is in a different clock domain. What is the minimum cycle time of the system if o The local skew is 50 ps and the global skew is 140 ps? o The local skew is 25 ps and the global skew is 300 ps?3. For the path in Figure 3.1, determine which latches borrow time and if any setup time violations occur. Repeat for cycle times of 1200 and 800 ps. Assume there is zero clock skew and that the latch delays are accounted for in the propagation delay ∆’s. o ∆1 = 550 ps; ∆2 = 580 ps; ∆3 = 450 ps; ∆4 = 200 ps o ∆1 = 300 ps; ∆2 = 600 ps; ∆3 = 400 ps; ∆4 = 550 ps 1 Figure 3.14. Determine the minimum clock period at which the circuit in Figure 4.1 will operate correctly for each of the following logic delays. Assume there is zero clock skew and that the latch delays are accounted for in the propagation delay ∆’s. o ∆1 = 300 ps; ∆2 = 400 ps; ∆3 = 200 ps; ∆4 = 350 ps o ∆1 = 300 ps; ∆2 = 900 ps; ∆3 = 200 ps; ∆4 = 350 ps Figure 4.15. A synchronizer users a flip-flop with Ts = 54 ps and T0 = 21 ps. Assuming the input toggles at 10 MHz and the setup time is negligible, what is the minimum clock period for which the mean time between failures exceeds 100 years?6. Inferior Circuits, Inc., wants to sell you a perfect synchronizer that they clai m never produces a metastable output. The synchronizer consists of a regular flip-flop followed by a high-gain comparator that produces a high output for inputs above 0.25VDD and a low output for inputs below that point. The VP of marketing argues that even if the flip-flop enters metastability, its output will hover near VDD/2 so the synchronizer will produce a good high output after the comparator. Why wouldn’t you buy this synchronizer? 2
Tìm kiếm theo từ khóa liên quan:
điện tử số đề cương vi xử lí mạch điện ứng dụng giáo trình mạch điện tử tài liệu về ASSIGNMENT #6Tài liệu liên quan:
-
BÀI GIẢNG LẬP TRÌNH GHÉP NỐI THIẾT BỊ NGOẠI VI
42 trang 266 2 0 -
ĐỒ ÁN TỐT NGHIỆP: THIẾT KẾ HỆ THỐNG CUNG CẤP ĐIỆN CHO NHÀ MÁY SẢN XUẤT GẠCH MEN SHIJAR
63 trang 247 0 0 -
Giáo trình Mạch điện tử - Trường Cao đẳng nghề Số 20
97 trang 173 0 0 -
ĐỒ ÁN: THIẾT KẾ HỆ THỐNG CUNG CẤP ĐIỆN CHO NHÀ MÁY CƠ KHÍ TRUNG QUY MÔ SỐ 2
91 trang 171 0 0 -
Luận văn: THIẾT KẾ CUNG CẤP ĐIỆN KHU DÂN CƯ
57 trang 154 1 0 -
Đồ án: Vẽ và thiết kế mạch in bằng Orcad
32 trang 105 0 0 -
231 trang 104 0 0
-
Đồ án môn học: Thiết kế mạch chuyển nhị phân 4 Bit sang mã Gray và dư 3 sử dụng công tắc điều khiển
29 trang 100 0 0 -
72 trang 95 0 0
-
GIÁO TRÌNH MÔN HỆ THỐNG CUNG CẤP ĐIỆN
128 trang 88 0 0