Master's thesis of Engineering (Research): FPGA implementation of short word-length algorithms
Số trang: 130
Loại file: pdf
Dung lượng: 4.43 MB
Lượt xem: 3
Lượt tải: 0
Xem trước 10 trang đầu tiên của tài liệu này:
Thông tin tài liệu:
The design proposed in this thesis aims to reduce the distortion in Class-D Amplifier output at the cost of increased complexity in the implementation. The thesis is focussed on the DSP components of the unique design. State-ofthe-art FPGAs have been used as the implementation platform for these systems due to advantages such as abundant logic resources, ease of programming and re-configurability. The results demonstrate advantages of SWL processing systems in terms of efficient hardware utilization. I hope that this work will help researchers in the fields of audio amplifiers and SWL systems and inspire further research in these fields.
Nội dung trích xuất từ tài liệu:
Masters thesis of Engineering (Research): FPGA implementation of short word-length algorithms
Nội dung trích xuất từ tài liệu:
Masters thesis of Engineering (Research): FPGA implementation of short word-length algorithms
Tìm kiếm theo từ khóa liên quan:
Masters thesis of Engineering Masters thesis Audio amplifiers Design Audio Amplifiers Sigma-Delta Modulation Short WordLengthGợi ý tài liệu liên quan:
-
Doctoral thesis of Philosophy: Impact of project managers' person-environment fit
313 trang 22 0 0 -
164 trang 18 0 0
-
Bachelor's thesis of Business (Business Information Systems): CRM as a tool for IT strategy planning
160 trang 17 0 0 -
234 trang 16 0 0
-
250 trang 16 0 0
-
65 trang 15 0 0
-
Master's thesis of Engineering: Tram track degradation prediction
101 trang 15 0 0 -
104 trang 15 0 0
-
Master's thesis of Applied Science: Accessibility to green space in the Melbourne metropolitan area
246 trang 15 0 0 -
Master's thesis of Applied Science: Wi-Fi based indoor positioning system using smartphone
91 trang 15 0 0